

PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities

| A Simple QFN Package Model                                                                                                                                                                                                                                                                                                     |          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| <ul> <li>Two signal paths<br/>formed by: <ul> <li>PCB pads</li> <li>QFN pads</li> <li>Bondwires</li> <li>Signal pads on silicon</li> </ul> </li> <li>Ground loop formed by: <ul> <li>PCB ground plane</li> <li>2x4 via array</li> <li>QFN ground pad</li> <li>Bondwires</li> <li>Ground pads on silicon</li> </ul> </li> </ul> | <image/> |
|                                                                                                                                                                                                                                                                                                                                |          |





PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities

#### **Observations**

- QFN package itself has a 1dB bandwidth of 4.9GHz
- cascading S-parameter networks: the overall system bandwidth is equal to or higher than the bandwidth of the QFN package
- 3D fullwave EM analysis: the overall system bandwidth is significantly lower than the QFN package
- Low-speed pin has slightly better performance than the high-speed pin in the overall system (WHY?)
- 3D fullwave analysis reveals additional source of insertion loss from radiation
  - Pins surrounded by all ground pins has much less radiation





PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities







PCB Advancements And Opportunities

Package Contactor/socket Main board

#### **Board + Socket + Package**

- In order to obtain accurate results on overall system bandwidth, it is highly desirable to analyze the entire system of load board + socket + package
- The input/output ports can be set up at locations of loadboard/package PCB traces, which are good uniform transmission lines
- This approach will guarantee the proper set up of the problem



PCB Advancements And Opportunities









PCB Advancements And Opportunities







PCB Advancements And Opportunities

29

#### **Discussions**

- Bandwidth of "package+socket" system is not directly related to the individual subsystem bandwidth
- 3D EM effects must be simulated in one system
- Discontinuities between socket and package can only be accurately modeled in 3D full-wave analysis
- Radiation effects
- Changing pitch will completely change socket characteristic





PCB Advancements And Opportunities







PCB Advancements And Opportunities

#### Summary

- The discontinuities at PCB-to-socket and socketto-package transitions must be evaluated as an integrated part of the system
- Cascaded network approach may result in large errors if these discontinuities are not modeled properly
- Socket SI performance is NOT just determined by the socket itself; it is dependent on the package and PCB design
- To ensure best accuracy, model the PCB+socket+package as an integrated system using 3D full-wave EM tools

